Physical Design Engineer
Intel     Phoenix, AZ 85067
 Posted 1 day    

**Job Details:**

**Job Description:**

As a Physical Design Engineer your responsibilities will include but are not limited to:

+ Performs physical design implementation of custom IP and SoC designs from RTL to GDS to create a design database that is ready for manufacturing.

+ Conducts all aspects of the physical design flow including synthesis, place and route, clock tree synthesis, floor planning, static timing analysis, power/clock distribution, reliability, and power and noise analysis.

+ Conducts verification and signoff including formal equivalence verification, static timing analysis, reliability verification, static and dynamic power integrity, layout verification, electrical rule checking, and structural design checking.

+ Analyzes results and makes recommendations to fix violations for current and future product architecture.

+ Possesses expertise in various aspects of structural and physical design, including physical clock design, timing closure, coverage analysis, multiple power domain analysis, placing, routing, synthesis, and DFT using industry standard EDA tools.

+ Optimizes design to improve product level parameters such as power, frequency, and area. Participates in the development and improvement of physical design methodologies and flow automation.

Behavioral traits that we are looking for:

+ Problem solving and analytical skills

+ Excellent in written and verbal communication

**Qualifications:**

You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Experience would be obtained through a combination of prior education level classes, and current level school classes, projects, research, and relevant previous job and/or internship experience.

**Education Requirement:**

+ Bachelor's degree in Electrical Engineering or related field with 3+ years of work experience **OR**

+ Master's degree in Electrical Engineering or related field with 2+ years of work experience

**Minimum Required Qualification:**

2+ years of experience in the following:

+ Experience in Block/Top Floorplanning , Synthesis and PnR (preferably in complex Mixed-Signal blocks involving multiple analog blocks)

+ Experience in debug of LVS, DRC and other layout verification flows

+ Experience in one or more of the follow industry standard tools (eg. Fusion Compiler, Primetime, Conformal etc.)

+ Experience in one or more of the following scripting languages (eg. TCL, Perl, Python etc.)

**Preferred Qualifications:**

+ 6+ years of experience in Physical Design

+ Synthesis and PNR flows on Multi-Voltage/Low Power designs with greater than 1M instances

+ Understanding of Logical Equivalence debug, Low power rule verification, Clock distribution schemes, Timing constraint analysis and feedback to Front-End teams, Static Timing analysis at block/top level.

+ Experience in scripting using EDA tool API interface for Cadence or Synopsys

**Job Type:**

Experienced Hire

**Shift:**

Shift 1 (United States of America)

**Primary Location:**

US, California, Santa Clara

**Additional Locations:**

US, Arizona, Phoenix, US, California, Folsom

**Business group:**

The Client Engineering group (CEG) is a worldwide organization focused on the development and integration of SOCs, and critical IPs that power Intel's leadership products, driving the Client roadmap for CCG, and invest in future disruptive technologies.

**Posting Statement:**

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

**Position of Trust**

N/A

**Benefits:**

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
https://jobs.intel.com/en/benefits

Annual Salary Range for jobs which could be performed in the US:

$121,050.00-$170,890.00

**S** **al** **ary** **range** **dependent on a number of factors including location and experience.**

**Work Model for this Role**

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

  Back to All Job Opportunities

Job Details


Employment Type

Full Time

Number of openings

N/A


While all employers are vetted to meet the Maricopa Guidelines, the job postings are not individually reviewed. Students should be diligent in ensuring they are applying for positions that meet their needs and are not in violation of the Maricopa guidelines.